Loading Inventory...

Low-Power High-Speed ADCs for Nanometer CMOS Integration by Zhiheng Cao, Hardcover | Indigo Chapters

From Zhiheng Cao

Current price: $160.95
Low-Power High-Speed ADCs for Nanometer CMOS Integration by Zhiheng Cao, Hardcover | Indigo Chapters
Low-Power High-Speed ADCs for Nanometer CMOS Integration by Zhiheng Cao, Hardcover | Indigo Chapters

From Zhiheng Cao

Low-Power High-Speed ADCs for Nanometer CMOS Integration by Zhiheng Cao, Hardcover | Indigo Chapters

Current price: $160.95
Loading Inventory...

Size: 1 x 9.25 x 1.65

Visit retailer's website
*Product information may vary - to confirm product availability, pricing, shipping and return information please contact Coles
Low-Power High-Speed ADCs for Nanometer CMOS Integration is about the design and implementation of ADC in nanometer CMOS processes that achieve lower power consumption for a given speed and resolution than previous designs, through architectural and circuit innovations that take advantage of unique features of nanometer CMOS processes. A phase lock loop (PLL) clock multiplier has also been designed using new circuit techniques and successfully tested.1) A 1.2V, 52mW, 210MS/s 10-bit two-step ADC in 130nm CMOS occupying 0.38mm2. Using offset canceling comparators and capacitor networks implemented with small value interconnect capacitors to replace resistor ladder/multiplexer in conventional sub-ranging ADCs, it achieves 74dB SFDR for 10MHz and 71dB SFDR for 100MHz input.2) A 32mW, 1.25GS/s 6-bit ADC with 2.5GHz internal clock in 130nm CMOS. A new type of architecture that combines flash and SAR enables the lowest power consumption, 6-bit &1GS/s ADC reported to date. This design can be a drop-in replacement for existing flash ADCs since it does require any post-processing or calibration step and has the same latency as flash.3) A 0.4ps-rms-jitter (integrated from 3kHz to 300MHz offset for &2.5GHz) 1-3GHz tunable, phase-noise programmable clock-multiplier PLL for generating sampling clock to the SAR ADC. A new loop filter structure enables phase error preamplification to lower PLL in-band noise without increasing loop filter capacitor size. | Low-Power High-Speed ADCs for Nanometer CMOS Integration by Zhiheng Cao, Hardcover | Indigo Chapters

More About Coles at Bayshore Shopping Centre

Coles is renowned for its outstanding customer service and great selection of books. Along with the vast array of magazines, stationary, audio-books, children's literature, fiction, non-fiction and reference books, you can find accessories to make your reading experience more pleasurable. We can recommend the very best in reading today. We will help you search our titles for exactly what you need, and if we do not have it in stock, we will order it for you.

Powered by Adeptmind